1 Elaborate 8086 Architecture, addressing moder, Programmy with DOS and BIOS function calls, nin & man made configuration

## 8086 Architecture.

The 8086 microprocessor is a 16 bit microprocessor that was Introduced by Intel in 1978. It is the first member of 486 Jamey of processon, which is in use till date.



Enewtion unit (EU)

EU enecutes instructions prathere

already been fetched by the BIU.

BIU & EU junctions separately.

Bus Interface levit (BIU) BIU getches instructions, reads date from memory and I/O ports, writes

date to memory of DIO ports.

# Execution unit - The main components of Ev are General purpose registes, me DLU, special purpos registes, me IR's and Inside codes and the page status Reg.

Reg no. 21 B CB 0069

Name VISMAL AGRIBURE Page 1

Function of EU: O fetcues instructions from In queue in BIV, decodes, and execute arthunetic and logic operators using his ALV. @ Sends control signals for internal data transfer operations within the Microprocessor (consolurit) 3) sande control signers for intermal data transfer operations (3) Sends requests signals to BIV to access the enteral module.
(4) It operates w.s. + T-states (clock cycles) & not-MC. ten Chional parts (1) ALU → handle all aritmetic & logical pension. @ Flag register > 16 bit register that behaves like a flip - flop, charges status according to result in Accumulator 9 page - Unditionallal (I) Corditional Flags - represent result of last instruction (i) Carry Flag - overflow condition for arithmetic operation (ii) Auxillary flag - when comy / bouron from lower withle (DO-D3) to upper to white (D4-D7), non flag in set. (cargy given by D3toD4). (Tii) Parity flag - lower order thits of result contains even no. of i's -> flag sets
odd no. of i's -> Parity flags i's cleared (10) Zero flag - Set to I when result of operation is O. ( ) Sign flag - Holds sign of result-, i.e. -ve value set to 1, else o (vi) Overflow flag - Represents mu result when system capacity is a needed. Name. VISHBLALROWAL K Regno. 21BLB0069

I) Control Plays - controls the operations of enembion wit. (i) Trap flag - It is used for single step control and allows the user to execute one instruction at a time pordelingsing. If it is set, then the program can be run in sight step made. (11) Interrupt flag - Interrupt enable = 1, disable 20. allow intempt. iii) Direction play - Used in story operation, 1= String byten our occurred from higher memoy address to lover memory add. Source Index (3 I) and Destination Index (DI) oused in ineleved addressiz Instructions that process data strips use hu II and DI registers together with DS and ES respectively in order to differentiate bet "source at fdest - address General Purpose registers 8 general purpose regs. AH, AL; BH, BL; CH, CL; DH, DL ·AN > Accumular register (Stores operands) ·BV -> base oregister ( slouting been oroldern) ·CX > court · DX - wold Toport address for Do instructor Stall Poils Reg - holds address from the stew-of the segment Bus Interface Unt- (BIU) -> It provides the interpret of 8086 to enternal memory 4 I/o disius via the system hus. It performs various machine eyels such as memory read, Ito read, etc to transfer data bett memory \$10. functions , generates 20-bit physical addres for memory access.

I feteres instructions from memors

I transfers data to and from memory and HO.

Ress no. 218(80)0168 Keg no. 21BCBUU69 Name-VISHER AURDURE Page -B)

| BIU ->                                                                                                                                          |
|-------------------------------------------------------------------------------------------------------------------------------------------------|
| · Tustruction quene - BIV contains instruction quene, gets upto 6                                                                               |
| bytes of new tout. I stores in grew.                                                                                                            |
|                                                                                                                                                 |
| Segment register - BIU has 4 segment sources. It holds the address of inst. and dala in memory, used by                                         |
| the processes to a cest memory location                                                                                                         |
| CS - Code sequent (double used by program)  DS - Data sequent (More date and advisor  SS - Stack sequent (More date and advisor  Entra sequent. |
| ES - Fort sa segment.  Fig Fort sa segment.  Tustmetin poise - hold he address of the new just to be even.                                      |
| · Tuymdim plo sa - no                                                                                                                           |
| Addressi y moder -                                                                                                                              |
| Way of specifying data to be operated by an instruction.                                                                                        |
| 1) Register - name of register in just many                                                                                                     |
| (2) Immediate - 8trill 16 bit data is specified                                                                                                 |
| Direct Addressing - effective address of memory weating aturies date opened in stored.                                                          |
| eg = MOU BY, [1354H)                                                                                                                            |
| (4) Register Addressing - Content of DS reg used for been add. Calulate<br>and September (BA = DS & 1610)                                       |
| DO 1 Addressig - BX on BP used to hold effectly address of                                                                                      |
| Based Addressig - BX on BP used to hold effectly address of gigned 8-bit 1 unsigned 16 1214.                                                    |
| BA = PS × 1616                                                                                                                                  |
| MA = BA + EA.                                                                                                                                   |

Reg. no. 21 BB0069

Name - VISTIAC BY RAWARCE Page - GO Indexed addressiy - SI of DI reg used to hold an index value for memory data and a signed 8 / 16 bit displacent will be specified in the just. EA = SE + FFA2 MOU CY, [ST+OA2H] BA = (DS) X 1610 MA = BA+PA (2) Based Endenpeddrerry , EA = Bx + SI + ODDAH BA = DS x 1610 MA = BA+EA . @ Striz Addrewing -> to operate on story glass eg IN AL , [09H] 9 Direct 1/0 pour Addrewy ->
10 Indirect 1/0 pour Addrewy -> 11) Pelative Addressig - EA in relative to TP 10) Implied Addressing - no operands, instruction it rely specify Min Mode - Microprocesses do not associate with any co-processions & cannot be used for multiprocum system. signals on Pivs 24-31; MN/MX to logit high. Man Mode- 8086 can work in multi-processor or Co-processor comps, MN/Mx to grand. Pin 24-31 reassigned. Complen cht, high performer. Name - Videal Sysonal eg. No. 218 CB 0069 Page . O.

DOS (BIOS support TAPPLICATION Program Dos support Tupol output devius. Data input & output twoys he beylowed are most commaly used suctions. used functions. (DOS) - Disk Operating rystem Interrupts, INT21H. (BIOS) -> INT 10H subrowhines are hurned into true ROM BIO! of 8086 based and compatibles and are used to Commicate with computer seven video. Much of the manipulation of some tent or graphers is done twoyh INTIOH.

Ryns. 21BLBUD69

Name - Vignal Agrawal Page - O estion2) Assume data in Accumulator. Check MSB rig 1, transfer dala in RDM starting from 20011 to 20FH to intend RAM Starting from 50H to 5FH. 0000H i adds son, ifdata has MSB1, ORL A, # 80H i quentu carry of enecures. ADD HERE JUC DPTR, # 0200H MOV MOU RO, #OFH MOV RI 1# 50H i loop for data transfer. LOOP: CLRA MOVE A, @A+OPTR MOV @RI, A INC DATE INC RI LOOP SOMP HERE HERE: DB WHELLO MY NAME IS " Adala to be from stand OR4 02 00 H END (custions) IT ALL frig. = 11.0592 MHz. DELAY: MOU RO, # 200 ALLAIN: BOMON RI, #250 (1) (1) NOP HERE: (1) A TIPE NOP (2) DINZ RI, HERE (2) DUNZRO, AGAIN [3[4x250] + 1+2] x200) + 1+2 Time period for 1 m-c = 12 11.0592 4106 = (1003 x200) + 1+2 =1.08541. = 200603 Tot. Him delay =0-2183. Reyno. 21 BCB0069 Name- VISHAL AYRAWAL Pare- (2)

Question 4) XX: MOU RO, # 50H MOV 50H, #25 MOV A,@RO XX JZ INC RO A,@ RO MOV END RO: SOHT 514 [SOH] =25 10 EI H]: undefined. Question 5) Assume story of data stored in code space startingat address 20011, trænsfir storg in seven order to RAM exetin Marky 40H. MODOO ORY MOV DPTR, # 020074 RO, # 40H MOV MOV RI, # UEH LOOP: CLR A ADD A,RI SUBB A, #OIM MOVE @. A, @ A+DPTR MOV @ RO, A INC RO DINZ RI, LOSP SOMP MERE OR4 0 200 M DB "VIT UNIVERSITY" END Reg. No. 21BCB0069, Name-Vishal Agrawal Page - 8.

Question 6) Write an 8051 ALP to generale 60 % duty uy ch on P1-2 ORL ODONH CLR PIZ MOU THOD, #OIH SETB P1.2 HERE: ACALL DELAY ACAU DELAY ALAL DELAY SUMP MERE MOVUR P1-2 ALALL DELAY ACMU DELAY SIMP HERE THO, #OFFH MOV DELAY: TLO, # OF OH MOV MSETB TRO TFO BALK JNB BACK: TRO CLR TFO CLR RET END Question 7) Switch is connected totport P2.3. Let port-P1 4 PO an each connected with 8 LEDS, WAP 8051 ALP @ Switch high -> turns ON LED on Port O 4 OFF LEPS on Port 1 6 else turn OFF on Port O 4 ON LEDS Port SWI EQU P2.3 OR4 DUODH JB SWI, NEXT HERE: A, #OFFH MOV PIA Mov A, # 00H MOU MOU POIA SIMP HERE MOV A, HOFFM MEYT: MOV PO, A MOV A, # JOH MOV PI, A 100.21BCB0069 Name - VISHA ALRAWAL STMP HERE Page 9 END

Question 8) Write an ALP to her Date (Rgno. 21BUBOD69) Jewn Port. PI 4 send it to Port P2 Pl: Tuput ; P2: Output Port. Nounal > OR4 OUDOH MOV A, # OFFH MOV PI, A HERE: MOU A IPI MOV PZ,A SOMP HERE END Serial Comm-> HOWOU ORY TMOD # 2011 MOV THI, #-3 MOV MOV SCON, #50M SETB TRI MOU A, #OFFH MOU PIA HERE: JNB RI, HERE MOU A, SBUF MOU PZIA MOV A, P) MOV P2, A star les services de la company CLR RI MALL & MA STMP HERE WAP to read the temp. twough any port and test it for value 75. According to the test results, Question 9) place the temporature value into me registers indicated T = 75 then A = 7511 by he follows. of TYTE then RI = TIST TY75 then R2 =T

Rog No. 21BCB0069

Nane-VISHAL ALRAWAGO Page - 6.

DODOH ORY API MOV RO,A MOV A, #4BH SUBB EQUAL J2 MORE JNC AIRO MOV RIA MOV A, # 00 M MOV RUIA MOV MOV RZIA SIMP HERE MOV AIRO MORE: MOV RZ, A MOV A, HOOM RO, A MOV MOV RIA STMP HERE MOV A, RO FOUAL: MOV RO, # OOH MON RI, HONH MOV R2, # DOM STMP HERE HERE: SJMP HERE END Question 10) Draws Memory Interpret to 8086 and emplain. Designiy - 8086 in min mode with 8MHz - 64 KB EPROM wing 32 NB EPROM - 128 KB RAM usig 64KB RAM. 164 MB EPROM with 32 NB EPROM · no. of chips = 2 mips -> on cupper 32 kB for even, another for odd. . Address eines => for64 kB = 210 × 26 = 216 - 16 lines. · Data lines => for 64 ms = 8 (for byte, it in 8 bits) · Control lines => for 64 NB EPROM = Memory read. Page 1. Name-VISHAL AGRAWA

eg ns. 21 BCB 00 69

## -> 128 KB RAM wiy 64KB RAM

- · no. of chips = 2 chips of 64 KBRAM (1-even, 1-odd)
- · Add. lies joi 128 kB Add = 210 x27 = 217 17 add. liver
- · Data lives for 128 kB = 8 (For byte, it is 8 birts)
- · Control lines for 128KB RAM = 22 (Menteront Read 14 W site)

## Chip selv-

|   | 1, 2000,      | _   |     |     |     |     |                                           |    |
|---|---------------|-----|-----|-----|-----|-----|-------------------------------------------|----|
| - | Memory IC!    | A19 | AIB | 117 | 214 | AIS | 0 1 1 : -                                 |    |
| 1 | EPROM 1       | 1   | 1   | 1   | 1   | 0   |                                           |    |
|   | (Lower Byte)  | 1   | 1   | 1   | 1   | 1   | 1                                         |    |
|   | EPROM 2       | 1   | 1   | 1   | 1   | 0   | 0 00 FFFFH - A                            | L  |
|   | [Riguer Byte] | 1   | 1   | 1   | 1   |     | 10 -0000000                               | iv |
| - | RAMI          | 0   | 0   | 0   | 0   | 0   | 0- 1 1 1 0 1 FFF EH                       |    |
|   | [Lower Byte]  | 0   | 0   | 0   | 1   | 1   | 1 0 0 1 0000 1H                           |    |
|   | RAM2          | 0   | 0   | 0   | 0   | 0   | 0 0 0 · 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |    |
|   | (Higher byte) | 0   | 0   | 0   | 1   | -   |                                           | •  |



